

# **RDA5807M**

# SINGLE-CHIP BROADCAST FM RADIO TUNER

Rev.1.8-Aug.2014

# 1 General Description

The RDA5807M series is the newest generation single-chip broadcast FM stereo radio tuner with fully integrated synthesizer, IF selectivity, RDS/RBDS and MPX decoder. The tuner uses the CMOS process, support multi-interface and require the least external component. All these make it very suitable for portable devices.

The RDA5807M series has a powerful low-IF digital audio processor, this make it have optimum sound quality with varying reception conditions.

The RDA5807M series support frequency range is from 50MHz to 115MHz.



Figure 1-1. RDA 5807M Top View

### 1.1 Features

- CMOS single-chip fully-integrated FM tuner
- Low power consumption
  - Total current consumption lower than 20mA at 3.0V power supply when under normal situation
- Support worldwide frequency band
  - > 50 -115 MHz
- Support flexible channel spacing mode
  - > 100KHz, 200KHz, 50KHz and 25KHz
- Support RDS/RBDS
- Digital low-IF tuner
  - Image-reject down-converter
  - ➢ High performance A/D converter
  - > IF selectivity performed internally
- Fully integrated digital frequency synthesizer
  - Fully integrated on-chip RF and IF VCO
  - Fully integrated on-chip loop filter
- Autonomous search tuning
- Support 32.768KHz crystal oscillator
- Digital auto gain control (AGC)
- Digital adaptive noise cancellation
  - Mono/stereo switch
  - Soft mute

- High cut
- Programmable de-emphasis (50/75 μs)
- Receive signal strength indicator (RSSI) and SNR
- Bass boost
- Volume control and mute
- Line-level analog output voltage
- 32.768 KHz 12M,24M,13M,26M,19.2M,38.4MHz
   Reference clock
- Only support 2-wire bus interface
- Directly support 32Ω resistance loading
- Integrated LDO regulator
  - > 2.7 to 3.3 V operation voltage
- MSOP—10pins

#### 1.2 Applications

- Cellular handsets
- MP3, MP4 players
- Portable radios
- PDAs, Notebook

# **Table of Contents**

| 1   | General   | l Description                                                           | 1  |
|-----|-----------|-------------------------------------------------------------------------|----|
|     | 1.1       | Features                                                                | 1  |
|     | 1.2       | Applications                                                            | 1  |
| Tab | le of Cor | ntents                                                                  | 2  |
| 2   | Functio   | nal Description                                                         | 3  |
|     | 2.1       | FM Receiver                                                             | 3  |
|     | 2.2       | Synthesizer                                                             | 3  |
|     | 2.3       | Power Supply                                                            | 3  |
|     | 2.4       | RESET and Control Interface select                                      | 4  |
|     | 2.5       | Control Interface                                                       | 4  |
| 3   |           | al Characteristics                                                      |    |
| 4   | Receive   | r Characteristics                                                       | 6  |
| 5   | Serial I  | nterface                                                                | 7  |
|     | 5.1       | I <sup>2</sup> C Interface Timing.                                      | 7  |
| 6   | Register  | r Definition                                                            | 8  |
| 7   |           | scription                                                               |    |
| 8   | Applica   | tion Diagram                                                            | 16 |
|     | 8.1       | Audio Loading Resistance Larger than 32Ω & Reference Clock Application: | 16 |
|     | 8.1.1     | Bill of Materials:                                                      | 16 |
|     | 8.2       | Audio Loading Resistance Larger than 32Ω & DCXO Application:            | 17 |
|     | 8.2.1     | Bill of Materials:                                                      |    |
| 9   | Physica   | l Dimension                                                             | 18 |
| 10  | PCB La    | and Pattern                                                             | 19 |
| Cha | ange List |                                                                         | 22 |
| 11  | _         |                                                                         |    |
| 12  |           | Information                                                             |    |
|     |           |                                                                         |    |

## 2 Functional Description



Figure 2-1. RDA5807M FM Tuner Block Diagram

#### 2.1 FM Receiver

The receiver uses a digital low-IF architecture that avoids the difficulties associated with direct conversion while delivering lower solution cost and reduces complexity, and integrates a low noise amplifier (LNA) supporting the FM broadcast band (50 to 115MHz), a multi-phase image-reject mixer array, a programmable gain control (PGA), a high resolution analog-to-digital converters (ADCs), an audio DSP and a high-fidelity digital-to-analog converters (DACs).

The limiter prevents overloading and limits the amount of intermodulation products created by strong adjacent channels.

The multi-phase mixer array down converts the LNA output differential RF signal to low-IF, it also has image-reject function and harmonic tones rejection.

The PGA amplifies the mixer output IF signal and then digitized with ADCs.

The DSP core finishes the channel selection, FM demodulation, stereo MPX decoder and output audio signal. The MPX decoder can autonomous switch from stereo to mono to limit the output

### noise.

The DACs convert digital audio signal to analog and change the volume at same time. The DACs has low-pass feature and -3dB frequency is about 30 KHz.

#### 2.2 Synthesizer

The frequency synthesizer generates the local oscillator signal which divide to multi-phase, then be used to downconvert the RF input to a constant low intermediate frequency (IF). The synthesizer reference clock is 32.768 KHz.

The synthesizer frequency is defined by bits CHAN[9:0] with the range from 50MHz to 115MHz.

#### 2.3 Power Supply

The RDA5807M integrated one LDO which supplies power to the chip. The external supply voltage range is 2.7-3.3 V.

#### 2.4 RESET and Control Interface select

The RDA5807M is RESET itself When VDD is Power up. And also support soft reset by trigger 02H BIT1 from 0 to 1. The RDA5807M only support  $I^2$ C control interface bus mode.

#### 2.5 Control Interface

The RDA5807M only supports I<sup>2</sup>C control interface.

The I<sup>2</sup>C interface is compliant to I<sup>2</sup>C Bus Specification 2.1. It includes two pins: SCLK and SDIO. A I<sup>2</sup>C interface transfer begins with START condition, a command byte and data bytes, each byte has a followed ACK (or NACK) bit, and ends with STOP condition. The command byte includes a 7-bit chip address (0010000b) and a R/W bit. The ACK (or NACK) is always sent out by receiver. When in write transfer, data bytes is written out

from MCU, and when in read transfer, data bytes is read out from RDA5807M. There is no visible register address in I<sup>2</sup>C interface transfers. The I<sup>2</sup>C interface has a fixed start register address (0x02h for write transfer and 0x0Ah for read transfer), and an internal incremental address counter. If register address meets the end of register file, 0x3Ah, register address will wrap back to 0x00h. For write transfer, MCU programs registers from register 0x02h high byte, then register 0x02h low byte. then register 0x03h high byte, till the last register. RDA5807M always gives out ACK after every byte, and MCU gives out STOP condition when register programming is finished. For read transfer, after command byte from MCU, RDA5807M sends out register 0x0Ah high byte, then register 0x0Ah low byte, then register 0x0Bh high byte, till receives NACK from MCU. MCU gives out ACK for data bytes besides last data byte. MCU gives out NACK for last data byte, and then RDA5807M will return the bus to MCU, and MCU will give out STOP condition.

### 3 Electrical Characteristics

Table 3-1 DC Electrical Specification (Recommended Operation Conditions):

| SYMBOL           | DESCRIPTION                   | MIN     | TYP     | MAX     | UNIT         |
|------------------|-------------------------------|---------|---------|---------|--------------|
| VDD              | Supply Voltage                | 2.7     | 3.0     | 3.3     | V            |
| T <sub>amb</sub> | Ambient Temperature           | -20     | 27      | +75     | $^{\circ}$ C |
| V <sub>IL</sub>  | CMOS Low Level Input Voltage  | 0       |         | 0.3*VDD | V            |
| V <sub>IH</sub>  | CMOS High Level Input Voltage | 0.7*VDD |         | VDD     | V            |
| V <sub>TH</sub>  | CMOS Threshold Voltage        |         | 0.5*VDD |         | V            |

Table 3-2 DC Electrical Specification (Absolute Maximum Ratings):

| SYMBOL           | DESCRIPTION                  | MIN  | TYP | MAX     | UNIT |
|------------------|------------------------------|------|-----|---------|------|
| T <sub>amb</sub> | Ambient Temperature          | -40  |     | +90     | °C   |
| I <sub>IN</sub>  | Input Current (1)            | -10  |     | +10     | mA   |
| V <sub>IN</sub>  | Input Voltage <sup>(1)</sup> | -0.3 |     | VDD+0.3 | V    |
| V <sub>Ina</sub> | FM Input Level               |      | 7   | +10     | dBm  |

Notes:

1. For Pin: SCLK, SDIO

## Table 3-3 Power Consumption Specification

(VDD = 3 V, T<sub>A</sub> = 25°C, unless otherwise specified)

| SYMBOL           | DESCRIPTION                   | CONDITION | TYP | UNIT |
|------------------|-------------------------------|-----------|-----|------|
| $I_{VDD}$        | Supply Current <sup>(1)</sup> | ENABLE=1  | 20  | mA   |
| I <sub>VDD</sub> | Supply Current <sup>(2)</sup> | ENABLE=1  | 21  | mA   |
| I <sub>PD</sub>  | Powerdown Current             | ENABLE=0  | 15  | μА   |

### Notes:

- 1. For strong input signal condition
- 2. For weak input signal condition

### **Receiver Characteristics**

Table 4-1 **Receiver Characteristics** 

(VDD = 3 V, T<sub>A</sub> = 25 °C, unless otherwise specified)

| SYMBOL                              | PARAMETER                                                    | CONDI                     | TIONS                   | MIN | TYP  | MAX  | UNIT   |
|-------------------------------------|--------------------------------------------------------------|---------------------------|-------------------------|-----|------|------|--------|
| General spe                         | ecifications                                                 |                           | <u> </u>                | 1   |      |      | 1      |
| F <sub>in</sub>                     | FM Input Frequency Range                                     | Adjust BAN                | ID Register             | 50  |      | 115  | MHz    |
|                                     |                                                              |                           | 50MHz                   | -   | 1.4  | 1.8  |        |
|                                     |                                                              |                           | 65MHz                   | -   | 1.2  | 1.5  |        |
| V                                   | Sensitivity <sup>1,2,3</sup>                                 | S/N=26dB                  | 88MHz                   | -   | 1.2  | 1.5  |        |
| $V_{rf}$                            | Sensitivity                                                  | 5/N-200B                  | 98MHz                   | -   | 1.3  | 1.5  | μV EMF |
|                                     |                                                              |                           | 108MHz                  | -   | 1.3  | 1.5  |        |
|                                     |                                                              |                           | 115MHz                  | -   | 1.3  | 1.8  |        |
| IP3 <sub>in</sub>                   | Input IP3 <sup>4</sup>                                       |                           |                         | 80  | -    | -    | dΒμV   |
| $\alpha_{am}$                       | AM Suppression <sup>1,2</sup>                                | m=                        | 0.3                     | 60  |      | -    | dB     |
| S <sub>200</sub>                    | Adjacent Channel Selectivity                                 | ±200                      | )KHz                    | 50  | 70   | -    | dB     |
| S <sub>400</sub>                    | 400KHz Selectivity                                           | ±400                      | )KHz                    | 60  | 85   | -    | dB     |
| V <sub>AFL</sub> ; V <sub>AFR</sub> | Audio L/R Output Voltage <sup>1,2</sup> (Pins LOUT and ROUT) | Volume [3                 | :0] =1111               | ) · | 360  | -    | mV     |
| 0.01                                | Maximum Signal to Noise                                      |                           | Mono <sup>2</sup>       | 55  | 57   | -    | i      |
| S/N                                 | Ratio <sup>1,2,3,5</sup>                                     | 9                         | Stereo <sup>6</sup>     | 53  | 55   | -    | dB     |
| $\alpha_{\text{SCS}}$               | Stereo Channel Separation                                    | CA                        | J.                      | 35  | -    | -    | dB     |
| R <sub>L</sub>                      | Audio Output Loading Resistance                              | Single-                   | ended                   | 32  | -    | -    | Ω      |
| T. I.D.                             | Audio Total Harmonic                                         | Volume[3:0]               | R <sub>load</sub> =1K Ω | -   | 0.15 | 0.2  | 0/     |
| THD                                 | Distortion <sup>1,3,6</sup>                                  | =1111                     | R <sub>load</sub> =32 Ω | -   | 0.2  | -    | - %    |
| $\alpha_{AOI}$                      | Audio Output L/R<br>Imbalance <sup>1,6</sup>                 |                           |                         | -   | -    | 0.05 | dB     |
| R <sub>mute</sub>                   | Mute Attenuation Ratio <sup>1</sup>                          | Volume[3:0]=              | :0000                   | 60  | -    | -    | dB     |
| DM                                  | Audia Danasa 1                                               | 1KHz=0dB                  | Low Freq <sup>9</sup>   | -   | 100  | -    | 1.1_   |
| $BW_{audio}$                        | Audio Response <sup>1</sup>                                  | $\pm 3 \mathrm{dB}$ point | High Freq               | -   | 14   | -    | Hz     |
| Pins FMIN,                          | LOUT, ROUT                                                   |                           |                         |     |      |      |        |
| \ <u></u>                           | Pins FMIN Input Common                                       |                           |                         |     | 0    |      | V      |
| $V_{com\_rfin}$                     | Mode Voltage                                                 |                           |                         |     | U    |      | v      |
| $V_{com}$                           | Audio Output Common Mode<br>Voltage <sup>8</sup>             |                           |                         | 1.0 | 1.05 | 1.1  | V      |

Notes:1.  $F_{in}$ =65 to 115MHz;  $F_{mod}$ =1KHz; de-emphasis=75 $\mu$ s; MONO=1; L=R unless noted otherwise;

<sup>3.</sup> B<sub>AF</sub> = 300Hz to 15KHz, RBW <=10Hz; 6. Δf=75KHz,fpilot=10% 2. Δf=22.5KHz;

<sup>5.</sup>  $P_{RF}$ =60d $B_UV$ ; 6.  $\Delta f$ 8. At LOUT and ROUT pins

<sup>4.</sup>  $|f_2-f_1| > 1$ MHz,  $f_0=2xf_1-f_2$ , AGC disable,  $F_{in}=76$  to 108MHz; 7. Measured at  $V_{EMF}$  = 1 m V, f  $_{RF}$  = 65 to 108MHz 9. Adjustable

### 5 Serial Interface

# 5.1 I<sup>2</sup>C Interface Timing

# Table 5-1 I<sup>2</sup>C Interface Timing Characteristics

(VDD = 3 V, T<sub>A</sub> = 25 °C, unless otherwise specified)

| PARAMETER                       | SYMBOL                | TEST CONDITION | MIN                  | TYP | MAX | UNIT |
|---------------------------------|-----------------------|----------------|----------------------|-----|-----|------|
| SCLK Frequency                  | f <sub>scl</sub>      |                | 0                    | -   | 400 | KHz  |
| SCLK High Time                  | t <sub>high</sub>     |                | 0.6                  | -   | -   | μS   |
| SCLK Low Time                   | t <sub>low</sub>      |                | 1.3                  | -   | -   | μS   |
| Setup Time for START Condition  | t <sub>su:sta</sub>   |                | 0.6                  | -   | -   | μS   |
| Hold Time for START Condition   | t <sub>hd:sta</sub>   |                | 0.6                  | -   | -   | μS   |
| Setup Time for STOP Condition   | t <sub>su:sto</sub>   |                | 0.6                  | -   | -   | μS   |
| SDIO Input to SCLK↑ Setup       | t <sub>su:dat</sub>   |                | 100                  | -   | -   | ns   |
| SDIO Input to SCLK↓ Hold        | t <sub>hd:dat</sub>   |                | 0                    | ı   | 900 | ns   |
| STOP to START Time              | t <sub>buf</sub>      |                | 1.3                  | -   | -   | μS   |
| SDIO Output Fall Time           | t <sub>f:out</sub>    |                | 20+0.1C <sub>b</sub> | -   | 250 | ns   |
| SDIO Input, SCLK Rise/Fall Time | $t_{r:in} / t_{f:in}$ | K              | 20+0.1C <sub>b</sub> | -   | 300 | ns   |
| Input Spike Suppression         | t <sub>sp</sub>       |                | <b>V</b> '-          | -   | 50  | ns   |
| SCLK, SDIO Capacitive Loading   | C <sub>b</sub>        |                |                      | -   | 50  | pF   |
| Digital Input Pin Capacitance   |                       | AV             |                      |     | 5   | pF   |



Figure 5-1. I<sup>2</sup>C Interface Write Timing Diagram



Figure 5-2. I<sup>2</sup>C Interface Read Timing Diagram

## 6 Register Definition

REG BITS NAME **FUNCTION DEFAULT** 15:0 00H CHIPID[7:0] Chip ID. 0x5804 02H 15 DHIZ Audio Output High-Z Disable. 0 0 = High impedance; 1 = Normal operation 14 **DMUTE** Mute Disable. 0 0 = Mute; 1 = Normal operation 13 MONO Mono Select. 0 0 = Stereo; 1 = Force mono 12 **BASS** Bass Boost. 0 0 = Disabled; 1 = Bass boost enabled 11 **RCLK** NON-CALIBRATE 0=RCLK clock is always supply MODE 1=RCLK clock is not always supply when FM work ( when 1, RDA5807M can't directly support -20 °C ~70 °C temperature. Only suppory ±20℃ temperature swing from tune point) 1=RCLK clock use the directly input mode 0 10 **RCLK DIRECT INPUT MODE** 9 SEEKUP Seek Up. 0 0 = Seek down; 1 = Seek up 0 8 **SEEK** Seek. 0 = Disable stop seek; 1 = Enable Seek begins in the direction specified by SEEKUP and ends when a channel is found, or the entire band has been searched. The SEEK bit is set low and the STC bit is set high when the seek operation completes. 7 SKMODE 0 Seek Mode 0 = wrap at the upper or lower band limit and continue seeking 1 = stop seeking at the upper or lower band limit CLK\_MODE[2:0] 000 6:4 000=32.768kHz 001=12Mhz 101=24Mhz 010=13Mhz 110=26Mhz 011=19.2Mhz 111=38.4Mhz RDS\_EN RDS/RBDS enable 3 If 1, rds/rbds enable 2 **NEW\_METHOD** New Demodulate Method Enable, can improve the receive sensitivity about 1dB. 1 SOFT\_RESET Soft reset. 0 If 0, not reset;

0x5804 0x0000

| REG | BITS     | NAME            | FUNCTION                                                                        | DEFAULT |       |
|-----|----------|-----------------|---------------------------------------------------------------------------------|---------|-------|
|     |          |                 | If 1, reset.                                                                    |         |       |
|     | 0        | ENABLE          | Power Up Enable.                                                                | 0       |       |
|     |          |                 | 0 = Disabled; 1 = Enabled                                                       |         |       |
| 03H | 15:6     | CHAN[9:0]       | Channel Select.                                                                 | 0x13f   | 0x13l |
|     |          |                 | BAND = 0                                                                        |         |       |
|     |          |                 | Frequency =                                                                     |         |       |
|     |          |                 | Channel Spacing (kHz) x CHAN+ 87.0 MHz                                          |         |       |
|     |          |                 | BAND = 1or 2                                                                    |         |       |
|     |          |                 | Frequency =                                                                     |         |       |
|     |          |                 | Channel Spacing (kHz) x CHAN + 76.0 MHz                                         |         |       |
|     |          |                 | BAND = 3                                                                        |         |       |
|     |          |                 | Frequency =                                                                     |         |       |
|     |          |                 | Channel Spacing (kHz) x CHAN + 65.0 MHz CHAN is updated after a seek operation. |         |       |
|     | 5        | DIRECT MODE     | Directly Control Mode, Only used when test.                                     | 0       | -     |
|     |          |                 |                                                                                 |         | -     |
|     | 4        | TUNE            | Tune                                                                            | 0       |       |
|     |          |                 | 0 = Disable                                                                     |         |       |
|     |          |                 | 1 = Enable                                                                      |         |       |
|     |          |                 | The tune operation begins when the TUNE bit                                     |         |       |
|     |          |                 | is set high. The STC bit is set high when the                                   |         |       |
|     |          |                 | tune operation completes.                                                       |         |       |
|     |          |                 | The tune bit is reset to low automatically when                                 |         |       |
|     |          |                 | the tune operation completes                                                    |         |       |
|     | 3:2      | BAND[1:0]       | Band Select.                                                                    | 00      |       |
|     |          |                 | 00 = 87-108 MHz (US/Europe)                                                     |         |       |
|     |          |                 | 01 = 76–91 MHz (Japan)                                                          |         |       |
|     |          |                 | 10 = 76–108 MHz (world wide)                                                    |         |       |
|     |          |                 | 11 <sup>1</sup> = 65 –76 MHz (East Europe) or 50-65MHz                          |         |       |
|     | 1:0      | SPACE[1:0]      | Channel Spacing.                                                                | 00      |       |
|     |          |                 | 00 = 100 kHz                                                                    |         |       |
|     |          |                 | 01 = 200 kHz                                                                    |         |       |
|     |          |                 | 10 = 50kHz                                                                      |         |       |
|     |          |                 | 11 = 25KHz                                                                      |         |       |
| 04H | 15       | RSVD            | Reserved                                                                        | 0       |       |
|     | 14       | STCIEN          | Seek/Tune Complete Interrupt Enable.                                            | 0       |       |
|     |          |                 | 0 = Disable Interrupt                                                           |         |       |
|     |          |                 | 1 = Enable Interrupt                                                            |         |       |
|     |          |                 | Setting STCIEN = 1 will generate a low                                          |         |       |
|     |          |                 | pulse on GPIO2 when the interrupt                                               |         |       |
|     |          |                 | occurs.                                                                         |         |       |
|     | 13       | RBDS            | 1 = RBDS mode enable                                                            | 0       | 1     |
|     | 1.5      | 1000            | 0 = RDS mode only                                                               |         |       |
|     |          |                 | -                                                                               | 0       | -     |
|     | 1.0      |                 |                                                                                 |         |       |
|     | 12<br>11 | RDS_FIFO_EN  DE | 1 = RDS fifo mode enable.  De-emphasis.                                         | 0       | 4     |

<sup>1</sup> If 0x07h\_bit<9> ( band )=1, 65-76MHz; =0, 50-76MHz

| REG  | BITS  | NAME                     | FUNCTION                                      | DEFAULT |
|------|-------|--------------------------|-----------------------------------------------|---------|
|      | 10    | RDS_FIFO_CLR             | 1 = clear RDS fifo                            | 1       |
|      | 9     | SOFTMUTE_EN              | If 1, softmute enable                         | 0       |
|      | 8     | AFCD                     | AFC disable.                                  | 0       |
|      |       |                          | If 0, afc work;                               |         |
|      |       |                          | If 1, afc disabled.                           |         |
|      | 7     | rsvd                     | Read as 0.                                    | 0       |
|      | 6     | I2S_ENABLE               | I2S enable.                                   | 0       |
|      |       |                          | 0 = disabled;                                 |         |
|      |       |                          | 1 = enabled.                                  |         |
|      | 5:4   | GPIO3[1:0]               | General Purpose I/O 3.when                    | 00      |
|      |       |                          | gpio_sel=00or11                               |         |
|      |       |                          | 00 = High impedance                           |         |
|      |       |                          | 01 = Mono/Stereo indicator (ST)<br>10 = Low   |         |
|      |       |                          | 10 – Low<br>11 = High                         |         |
|      | 3:2   | GPIO2[1:0]               | General Purpose I/O 2. when gpio sel=10       | 00      |
|      |       |                          | 00 = High impedance                           |         |
|      |       |                          | 01 = Interrupt (INT)                          |         |
|      |       |                          | 10 = Low<br>11 = High                         |         |
|      | 1:0   | GPIO1[1:0]               | General Purpose I/O 1. when gpio_sel=01       | 00      |
|      |       |                          | 00 = High impedance                           |         |
|      |       |                          | 01 = Reserved                                 |         |
|      |       | (                        | 10 = Low                                      |         |
| 05H  | 15    | INT_MODE                 | 11 = High  If 0, generate 5ms interrupt;      | 1       |
| 0011 | "     |                          | If 1, interrupt last until read reg0CH action | •       |
|      |       | A                        | occurs.                                       |         |
|      | 14:13 | Seek_mode                | Default value is 00; When = 10, will add the  | 00      |
|      |       |                          | RSSI seek mode.                               |         |
|      | 12    | RSVD                     |                                               |         |
|      | 11:8  | SEEKTH[3:0] <sup>2</sup> | Seek SNR threshold value                      | 1000    |
|      | 7:6   | LNA_PORT_SEL[1:0]        | LNA input port selection bit:                 | 10      |
|      |       |                          | 00: no input                                  |         |
|      |       |                          | 01: LNAN                                      |         |
|      |       |                          | 10: LNAP                                      |         |
|      |       |                          | 11: dual port input                           |         |
|      | 5:4   | LNA_ICSEL_BIT[1:0]       | Lna working current bit:                      | 00      |
|      |       |                          | 00=1.8mA                                      |         |
|      |       |                          | 01=2.1mA                                      |         |
|      |       |                          | 10=2.5mA                                      |         |
|      |       |                          | 11=3.0mA                                      |         |
|      | 3:0   | VOLUME[3:0]              | DAC Gain Control Bits (Volume).               | 1011    |
|      |       |                          | 0000=min; 1111=max                            |         |

\_

<sup>&</sup>lt;sup>2</sup> The default noise threshold is 71dB

| REG | BITS  | NAME              | FUNCTION                                                                             | DEFAULT |
|-----|-------|-------------------|--------------------------------------------------------------------------------------|---------|
|     |       |                   | Volume scale is logarithmic                                                          |         |
|     |       |                   | When 0000, output mute and output                                                    |         |
|     |       |                   | impedance is very large                                                              |         |
| 06H | 15    | RSVD              | reserved                                                                             | 0       |
|     | 14:13 | OPEN_MODE[1:0]    | Open reserved register mode.                                                         | 00      |
|     |       |                   | 11=open behind registers writing function others: only open behind registers reading |         |
|     |       |                   | function                                                                             |         |
|     | 12    | slave_master      | I2S slave or master.                                                                 | 0       |
|     |       |                   | 1 = slave;                                                                           | •       |
|     |       |                   | 0 = master.                                                                          |         |
|     | 11    | ws_lr             | Ws relation to l/r channel.                                                          | 0       |
|     | 11    | W5_II             | If 0, ws=0 ->r, ws=1 ->1;                                                            | 0       |
|     |       |                   | If 1, ws=0 ->1, ws=1 ->r.                                                            |         |
|     | 10    | sclk_i_edge       | If 0, use normal sclk internally;                                                    | 0       |
|     |       |                   | If 1, inverte sclk internally.                                                       |         |
|     | 9     | data_signed       | If 0, I2S output unsigned 16-bit audio                                               | 0       |
|     |       |                   | data.                                                                                |         |
|     |       |                   | If 1, I2S output signed 16-bit audio data.                                           |         |
|     | 8     | WS_I_EDGE         | If 0, use normal ws internally;                                                      | 0       |
|     |       |                   | If 1, inverte ws internally.                                                         |         |
|     | 7:4   | I2S_SW_CNT[4:0]   | 4'b1000: WS_STEP_48;                                                                 | 0       |
|     |       | Only valid        | 4'b0111: WS_STEP=44.1kbps;<br>4'b0110: WS_STEP=32kbps;                               |         |
|     |       | in master mode    | 4'b0101: WS_STEP=24kbps;<br>4'b0100: WS_STEP=22.05kbps;                              |         |
|     |       |                   | 4'b0011: WS_STEP=16kbps;                                                             |         |
|     |       |                   | 4'b0010: WS_STEP=12kbps;<br>4'b0001: WS_STEP=11.025kbps;                             |         |
|     | _     |                   | 4'b0000: WS_STEP=8kbps;                                                              |         |
|     | 3     | SW_O_EDGE         | If 1, invert ws output when as master.                                               | 0       |
|     | 2     | SCLK_O_EDGE       | If 1, invert sclk output when as master.                                             | 0       |
|     | 1     | L_DELY            | If 1, L channel data delay 1T.                                                       | 0       |
|     | 0     | R_DELY            | If 1, R channel data delay 1T.                                                       | 0       |
| 07H | 15    | RSVD              | Reserved                                                                             | 0       |
|     | 14:10 | TH_SOFRBLEND[5:0] | Threshold for noise soft blend setting, unit                                         | 10000   |
|     |       |                   | 2dB                                                                                  |         |
|     | 9     | 65M_50M MODE      | Valid when band[1:0] = 2'b11 (0x03H_bit<3:2>)                                        | 1       |
|     |       |                   | 1 = 65~76 MHz;                                                                       |         |
|     |       |                   | 0 = 50~76 MHz.                                                                       |         |
|     | 8     | RSVD              | Reserved                                                                             | 0       |
|     | 7:2   | SEEK_TH_OLD       | Seek threshold for old seek mode, Valid when                                         | 000000  |
|     |       |                   | Seek_Mode=10                                                                         |         |
|     | 1     | SOFTBLEND_EN      | If 1, Softblend enable                                                               | 1       |
|     | 0     | FREQ MODE         | If 1, then freq setting changed.                                                     | 0       |
|     |       |                   | Freq = 76000(or 87000) kHz + freq direct (08H)                                       | -       |
|     |       |                   | kHz.                                                                                 |         |
| J   |       | <u> </u>          | TAT Clear                                                                            |         |

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA.

Page 11 of 23

| REG | BITS  | NAME              | FUNCTION                                                     | DEFAULT |
|-----|-------|-------------------|--------------------------------------------------------------|---------|
| 08H | 15:0  | freq_direct[15:0] | Valid when freq_mode = 1.                                    | 0x0     |
| 0AH | 15    | RDSR              | RDS ready                                                    | 0       |
|     |       |                   | 0 = No RDS/RBDS group ready(default)                         |         |
|     |       |                   | 1 = New RDS/RBDS group ready                                 |         |
|     | 14    | STC               | Seek/Tune Complete.                                          | 0       |
|     |       |                   | 0 = Not complete                                             |         |
|     |       |                   | 1 = Complete                                                 |         |
|     |       |                   | The seek/tune complete flag is set when the                  |         |
|     | 40    | 05                | seek or tune operation completes.                            | 0       |
|     | 13    | SF                | Seek Fail.  0 = Seek successful; 1 = Seek failure            | 0       |
|     |       |                   | The seek fail flag is set when the seek                      |         |
|     |       |                   | operation fails to find a channel with an RSSI               |         |
|     |       |                   | level greater than SEEKTH[3:0].                              |         |
|     | 12    | RDSS              | RDS Synchronization                                          | 0       |
|     |       |                   | 0 = RDS decoder not synchronized(default)                    |         |
|     |       |                   | 1 = RDS decoder synchronized                                 |         |
|     |       |                   | Available only in RDS Verbose mode                           |         |
|     | 11    | BLK_E             | When RDS enable:                                             | 0       |
|     |       |                   | 1 = Block E has been found                                   |         |
|     |       |                   | 0 = no Block E has been found                                |         |
|     | 10    | ST                | Stereo Indicator.                                            | 1       |
|     |       |                   | 0 = Mono; 1 = Stereo                                         |         |
|     | 9:0   | READCHAN[9:0]     | Read Channel.                                                | 8'h00   |
|     |       |                   | BAND = 0                                                     |         |
|     |       |                   | Frequency = Channel Spacing (kHz) x  READCHAN[9:0]+ 87.0 MHz |         |
|     |       |                   | BAND = 1 or 2                                                |         |
|     |       | 4                 | Frequency = Channel Spacing (kHz) x                          |         |
|     |       |                   | READCHAN[9:0]+ 76.0 MHz                                      |         |
|     |       |                   | BAND = 3  Frequency = Channel Spacing (kHz) x                |         |
|     |       |                   | READCHAN[9:0]+ 65.0 MHz                                      |         |
|     |       |                   | READCHAN[9:0] is updated after a tune or                     |         |
|     |       |                   | seek operation.                                              |         |
| 0BH | 15:9  | RSSI[6:0]         | RSSI.                                                        | 0       |
|     |       |                   | 0000000 = min<br>1111111 = max                               |         |
|     |       |                   | RSSI scale is logarithmic.                                   |         |
|     | 8     | FM TRUE           | 1 = the current channel is a station                         | 0       |
|     | -     | -                 | 0 = the current channel is not a station                     | -       |
|     | 7     | FM_READY          | 1=ready                                                      | 0       |
|     | •     |                   | 0=not ready                                                  | · •     |
|     | <6:5> | reserved          | · iocioudy                                                   | 0       |
|     |       |                   | 4-the block id of venietes 0-11 0-11 0-11 0-11 0-11          | U       |
|     | <4>   | ABCD_E            | 1= the block id of register 0cH,0dH,0eH,0fH is E             |         |
|     |       |                   | 0= the block id of register 0cH, 0dH, 0eH,0fH is             |         |
|     |       |                   | A, B, C, D                                                   |         |

| REG | BITS   | NAME       | FUNCTION                                        | DEFAULT  |
|-----|--------|------------|-------------------------------------------------|----------|
|     | <3:2>  | BLERA[1:0] | Block Errors Level of RDS_DATA_0, and is        |          |
|     |        |            | always read as Errors Level of RDS BLOCK A      |          |
|     |        |            | (in RDS mode) or BLOCK E (in RBDS mode          |          |
|     |        |            | when ABCD_E flag is 1)                          |          |
|     |        |            | 00= 0 errors requiring correction               |          |
|     |        |            | 01= 1~2 errors requiring correction             |          |
|     |        |            | 10= 3~5 errors requiring correction             |          |
|     |        |            | 11= 6+ errors or error in checkword, correction |          |
|     |        |            | not possible.                                   |          |
|     |        |            | Available only in RDS Verbose mode              |          |
|     | <1:0>  | BLERB[1:0] | Block Errors Level of RDS_DATA_1, and is        |          |
|     |        |            | always read as Errors Level of RDS BLOCK B      |          |
|     |        |            | (in RDS mode ) or E (in RBDS mode when          |          |
|     |        |            | ABCD_E flag is 1).                              |          |
|     |        |            | 00= 0 errors requiring correction               |          |
|     |        |            | 01= 1~2 errors requiring correction             |          |
|     |        |            | 10= 3~5 errors requiring correction             |          |
|     |        |            | 11= 6+ errors or error in checkword, correction |          |
|     |        |            | not possible.                                   |          |
|     |        |            | Available only in RDS Verbose mode              |          |
| 0CH | <15:0> | RDSA[15:0] | BLOCK A ( in RDS mode) or BLOCK E (in           | 16'h5803 |
|     |        |            | RBDS mode when ABCD_E flag is 1)                |          |
| 0DH | <15:0> | RDSB[15:0] | BLOCK B ( in RDS mode) or BLOCK E (in           | 16'h5804 |
|     |        |            | RBDS mode when ABCD_E flag is 1)                |          |
| 0EH | <15:0> | RDSC[15:0] | BLOCK C ( in RDS mode) or BLOCK E (in           | 16'h5808 |
|     |        |            | RBDS mode when ABCD_E flag is 1)                |          |
| 0FH | <15:0> | RDSD[15:0] | BLOCK D ( in RDS mode) or BLOCK E (in           | 16'h5804 |
|     |        |            | RBDS mode when ABCD_E flag is 1)                |          |

# 7 Pins Description



Figure 7-1. RDA5807M Top View

Table 7-1 RDA5807M Pins Description

| SYMBOL    | PIN   | DESCRIPTION                          |  |  |
|-----------|-------|--------------------------------------|--|--|
| GND       | 128   | Ground. Connect to ground plane      |  |  |
| GND       | 1,3,8 | on PCB                               |  |  |
| FMIN      | 2     | FM single input                      |  |  |
| RCLK      | 6     | 32.768KHz crystal oscillator and     |  |  |
| ROLK      | 0     | reference clock input                |  |  |
| SDIO      | 5     | Data input/output for serial control |  |  |
| 3010      | 3     | bus                                  |  |  |
| SCLK      | 4     | Clock input for serial control bus   |  |  |
| VDD       | 7     | Power supply                         |  |  |
| ROUT,LOUT | 9,10  | Right/Left audio output              |  |  |

**Table 7-2** Internal Pin Configuration

| SYMBOL    | PIN | DESCRIPTION           |
|-----------|-----|-----------------------|
| FMIN      | 2   | FMIN FINAL RIGHT      |
| RCLK      | 6   | RCLK 5M 0x02h_bit<10> |
| SDIO/SCLK | 5/4 | SDIO\SCLK Sin Sout    |

# 8 Application Diagram

### 8.1 Audio Loading Resistance Larger than $32\Omega$ & Reference Clock Application:



Figure 8-1. RDA5807M FM Tuner Application Diagram (Reference Clock Application)

#### 8.1.1 Bill of Materials:

| COMPONENT | VALUE       | DESCRIPTION                           | SUPPLIER |
|-----------|-------------|---------------------------------------|----------|
|           |             |                                       |          |
| U1        | RDA5807M    | Broadcast FM Radio Tuner              | RDA      |
| J1        |             | Common 32Ω Resistance Headphone       |          |
| L1,L2,L3  | 100nH       | LC Chock for FMIN Input               | Murata   |
| C1,C3,C4  | 24pF        | Capacitor                             | Murata   |
| C6,C7     | 4.7µF       | Audio AC Couple Capacitors            | Murata   |
| C5        | 22nF        | Power Supply Bypass Capacitor         | Murata   |
| C2        | 100pF       | AC Couple Capacitors                  | Murata   |
| F1/F2     | 1.8K@100MHz | FM Band Ferrite                       | Murata   |
| R1,R2     | 10ΚΩ        | I <sup>2</sup> C Bus Pull-up Resister | Murata   |

The information contained herein is the exclusive property of RDA and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of RDA.

Page 16 of 23

### 8.2 Audio Loading Resistance Larger than 32 $\Omega$ & DCXO Application:



Figure 8-2. RDA5807M FM Tuner Application Diagram (32.768K crystal)

### 8.2.1 Bill of Materials:

| COMPONENT | VALUE       | DESCRIPTION                           | SUPPLIER |
|-----------|-------------|---------------------------------------|----------|
| U1        | RDA5807M    | Broadcast FM Radio Tuner              | RDA      |
| J1        |             | Common 32Ω Resistance Headphone       |          |
| L1,L2,L3  | 100nH       | LC Chock for FMIN Input               | Murata   |
| C1,C3,C4  | 24pF        | Capacitor                             | Murata   |
| C6,C7     | 4.7µF       | Audio AC Couple Capacitors            | Murata   |
| C5        | 22nF        | Power Supply Bypass Capacitor         | Murata   |
| C2        | 100pF       | AC Couple Capacitors                  | Murata   |
| F1/F2     | 1.8K@100MHz | FM Band Ferrite                       | Murata   |
| R1,R2     | 10ΚΩ        | I <sup>2</sup> C Bus Pull-up Resister | Murata   |

# 9 Physical Dimension

Figure 9-1 illustrates the package details for the RDA5807M. The package is lead-free and RoHS-compliant.



Figure 9-1. 10-Pin MSOP

## 10 PCB Land Pattern



Figure 10-1. Classification Reflow Profile

| Profile Feature                                               | Sn-Pb Eutectic Assembly | Pb-Free Assembly  |
|---------------------------------------------------------------|-------------------------|-------------------|
| Average Ramp-Up Rate                                          | 3 °C/second max.        | 3 °C/second max.  |
| $(T_{Smax} \text{ to } T_p)$                                  |                         |                   |
| Preheat                                                       |                         |                   |
| -Temperature Min (T <sub>smin</sub> )                         | 100 °C                  | 150 °C            |
| -Temperature Max (T <sub>smax</sub> )                         | 100 °C                  | 200 °C            |
| -Time (t <sub>smin</sub> to t <sub>smax</sub> )               | 60-120 seconds          | 60-180 seconds    |
| Time maintained above:                                        |                         |                   |
| -Temperature (T <sub>L</sub> )                                | 183 °C                  | 217°C             |
| -Time (t <sub>L</sub> )                                       | 60-150seconds           | 60-150 seconds    |
| Peak /Classification<br>Temperature(T <sub>p</sub> )          | See Table-II            | See Table-III     |
| Time within 5 °C of actual Peak Temperature (t <sub>p</sub> ) | 10-30 seconds           | 20-40 seconds     |
| Ramp-Down Rate                                                | 6 °C/second max.        | 6 °C/seconds max. |
| Time 25 °C to Peak<br>Temperature                             | 6 minutes max.          | 8 minutes max.    |

**Table-I Classification Reflow Profiles** 

| Package Thickness | Volume mm³<br><350 | Volume mm³<br>≥350 |
|-------------------|--------------------|--------------------|
| <2.5mm            | 240 + 0/-5 ° C     | 225 + 0/-5 °C      |
| ≥2.5mm            | 225 + 0/-5 ° C     | 225 + 0/-5 ° C     |

Table – II SnPb Eutectic Process – Package Peak Reflow Temperatures

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm³<br>>2000 |
|----------------------|--------------------------------|------------------------------------|---------------------|
| <1.6mm               | 260 + 0 °C *                   | 260 + 0 °C *                       | 260 + 0 °C *        |
| 1.6mm – 2.5mm        | 260 + 0 ° C *                  | 250 + 0 ° C *                      | 245 + 0 °C *        |
| ≥2.5mm               | 250 + 0 ° C *                  | 245 + 0 ° C *                      | 245 + 0 ° C *       |

<sup>\*</sup>Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature(this mean Peak reflow temperature + 0 ° C. For example 260+ 0 ° C) at the rated MSL Level.

Table - III Pb-free Process - Package Classification Reflow Temperatures

- **Note 1:** All temperature refer topside of the package. Measured on the package body surface.
- **Note 2:** The profiling tolerance is + 0 ° C, X ° C (based on machine variation capability)whatever
  - is required to control the profile process but at no time will it exceed 5 ° C. The producer assures process compatibility at the peak reflow profile temperatures defined in Table –III
- **Note 3:** Package volume excludes external terminals(balls, bumps, lands, leads) and/or non integral heat sinks.
- **Note 4:** The maximum component temperature reached during reflow depends on package the thickness and volume. The use of convection reflow processes reduces the thermal gradients between packages. However, thermal gradients due to differences in thermal mass of SMD package may sill exist.
- Note 5: Components intended for use in a "lead-free" assembly process shall be evaluated using the "lead free" classification temperatures and profiles defined in Table-I II III whether or not lead free.

# **RoHS Compliant**

The product does not contain lead, mercury, cadmium, hexavalent chromium, polybrominated biphenyls (PBB) or polybrominated diphenyl ethers (PBDE), and are therefore considered RoHS compliant.

# **ESD Sensitivity**

Integrated circuits are ESD sensitive and can be damaged by static electricity. Proper ESD techniques should be used when handling these devices.



## **Change List**

| REV  | DATE       | AUTHER    | CHANGE DESCRIPTION |
|------|------------|-----------|--------------------|
| V1.0 | 2011-05-23 | Chun Zhao | Original Draft.    |

### 11 Notes:



### 12 Contact Information

RDA Microelectronics (Shanghai), Inc.

Suite 1108 Block A, e-Wing Center, 113 Zhichun Road Haidian District, Beijing

Tel: 86-10-62635360 Fax: 86-10-82612663 Postal Code: 100086

Suite 302 Building 2, 690 Bibo Road Pudong District, Shanghai

Tel: 86-21-50271108
Fax: 86-21-50271099
Postal Code: 201203





Copyright © RDA Microelectronics Inc. 2006. All rights are reserved.

Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.